summaryrefslogtreecommitdiff
path: root/include
diff options
context:
space:
mode:
authorDeepak Katragadda <dkatraga@codeaurora.org>2016-03-11 11:59:17 -0800
committerDavid Keitel <dkeitel@codeaurora.org>2016-03-25 16:03:41 -0700
commit51541ccdcce08bd79673594734e6259a3fa6ca3d (patch)
treee857c66b7c7630770f882d2d2977a1f99e2a22eb /include
parentcc6097238cd99aabaa2e2531338074e876653809 (diff)
clk: msm: clock: Remove support for the gcc_mmss_qm_ahb_clk clock
The gcc_mmss_qm_ahb_ahb_clk is controlled by XBL on MSMCOBALT. There is no need to control it separately from the linux clock driver. Remove support for it. CRs-Fixed: 988972 Change-Id: I23b4114096758342403e07058ef4df9b18f6622c Signed-off-by: Deepak Katragadda <dkatraga@codeaurora.org>
Diffstat (limited to 'include')
-rw-r--r--include/dt-bindings/clock/msm-clocks-cobalt.h2
-rw-r--r--include/dt-bindings/clock/msm-clocks-hwio-cobalt.h2
2 files changed, 0 insertions, 4 deletions
diff --git a/include/dt-bindings/clock/msm-clocks-cobalt.h b/include/dt-bindings/clock/msm-clocks-cobalt.h
index 220e2d1f6e68..48d41bc9ef30 100644
--- a/include/dt-bindings/clock/msm-clocks-cobalt.h
+++ b/include/dt-bindings/clock/msm-clocks-cobalt.h
@@ -208,8 +208,6 @@
#define clk_gcc_hmss_rbcpr_clk 0x699183be
#define clk_hmss_gpll0_clk_src 0x17eb05d0
#define clk_hmss_gpll4_clk_src 0x20456cae
-#define clk_gcc_mmss_qm_ahb_clk 0xc759178c
-#define clk_gcc_mmss_qm_core_clk 0xa3412619
#define clk_gcc_mmss_sys_noc_axi_clk 0x4467b15b
#define clk_gcc_mss_at_clk 0x1692c5aa
#define clk_nav_gcc_dbg_clk 0x2221c544
diff --git a/include/dt-bindings/clock/msm-clocks-hwio-cobalt.h b/include/dt-bindings/clock/msm-clocks-hwio-cobalt.h
index 9ace94d09dee..d2dbf5ffa44c 100644
--- a/include/dt-bindings/clock/msm-clocks-hwio-cobalt.h
+++ b/include/dt-bindings/clock/msm-clocks-hwio-cobalt.h
@@ -175,8 +175,6 @@
#define GCC_HMSS_RBCPR_CBCR 0x48008
#define GCC_MMSS_SYS_NOC_AXI_CBCR 0x09000
#define GCC_MMSS_NOC_CFG_AHB_CBCR 0x09004
-#define GCC_MMSS_QM_AHB_CBCR 0x09030
-#define GCC_MMSS_QM_CORE_CBCR 0x0900C
#define GCC_PCIE_0_SLV_AXI_CBCR 0x6B008
#define GCC_PCIE_0_MSTR_AXI_CBCR 0x6B00C
#define GCC_PCIE_0_CFG_AHB_CBCR 0x6B010