summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/bin
diff options
context:
space:
mode:
authorTaniya Das <tdas@codeaurora.org>2017-04-18 11:51:23 +0530
committerTaniya Das <tdas@codeaurora.org>2017-04-18 11:51:26 +0530
commit7d46078d8d27cd8eb9f155bdd5811b335d42cc33 (patch)
treee495ed05bc37c32a44c46b8a798926bfee953771 /tools/perf/scripts/python/bin
parent7f0d77b390e15aa9ea4b517aec21a0e88e02f5a0 (diff)
clk: qcom: Update the hmss_gpll0_clk_src to 300MHz
The GPLL0 source to the CPU subsystem requires 300MHz for OSM to use the clock source. OSM internally cannot set the RCGR divider, so set the RCG to 300MHz at GCC. Change-Id: I7a781c69656410eb4ce30126789dbaacf815e8ec Signed-off-by: Taniya Das <tdas@codeaurora.org>
Diffstat (limited to 'tools/perf/scripts/python/bin')
0 files changed, 0 insertions, 0 deletions